

# **Bring Your Own Codegen to TVM**

### **AWS AI**

Presenter: Zhi Chen, Cody Yu

Amazon SageMaker Neo, Deep Engine Science

### Considering You...

Design and manufacture a deep learning chip which achieves amazing performance on widely-used operators (e.g. conv2d, dense, ReLU, etc)

Now your customer wants to run a YOLO model, but...



Non Maximum Suppression (NMS) is too new to be supported by your chip

But NMS is supported by TVM!



## Let TVM Be the Compiler of Your Chip





Your chip can run any models

Your compiler (TVM) supports multiple frontends (e.g., TensorFlow, PyTorch, MXNet)





### How Would That Look Like?

### Example showcase: Intel MKL-DNN (DNNL) library

- Import packages import numpy as np from tvm import relay
- Load a pretrained network mod, params = relay.testing.mobilenet.get\_workload(batch\_size=1)
- Partition and build the network with an external codegen mod = relay.build\_extern(mod, "dnnl")
- 4. Run the inference

  exe = relay.create\_executor("vm", mod=mod, ctx=tvm.cpu(0))

  data = np.random.uniform(size=(1, 3, 224, 224)).astype("float32")

  out = exe.evaluate()(data, \*\*params)















#### Relay IR

Graph Annotation with Your Annotator

**Graph Partitioning** 

Your Codegen

Serialized Subgraph Library LLVM, CUDA, Metal, VTA

Relay Runtime (VM, Graph Runtime, Interpreter)

Your Dispatcher

Target Device

General Devices (CPU/GPU/FPGA)

### Mark supported operators or subgraphs

- Implement an operator-level annotator, OR
- 2. Implement a graph-level annotator



## Option 1: Operator-Level Annotation

- Implement a Python template to indicate if an op can be supported by your codegen
- Template path: python/tvm/relay/op/contrib/ <your\_codegen\_name>/extern\_op.py
- Boolean functions in the template

```
Relay operator name
Operator attributes and args
(inputs) can be checked as well
def conv2d(attrs, args):
return is_float32(args)

Return True/False for this op
```

#### **After Annotation**



## Option 2: Graph-Level Annotation

- Implement a Relay IR visitor to annotate a subgraph
- Module path: python/tvm/relay/op/contrib/<your\_codegen\_name>/graph\_annotator.py
- Apply the annotator to a workload:
   mod, params = relay.testing.mobilenet.get\_workload(batch\_size=1)
   mod['main'] = MyAnnotator().visit(mod['main'])
   mod = relay.build extern(mod, "dnnl")



### Example: Annotate an Entire Graph

```
class WholeGraphAnnotator(ExprMutator):
   def init (self, target):
        super(WholeGraphAnnotator, self). init ()
        self.target = target
        self.last call = True
   def visit call(self, call):
        curr last = self.last call
        self.last call = False
        params = []
        for arg in call.args:
            param = super().visit(arg)
            if isinstance(param, relay.expr.Var):
                param = subgraph_begin(param, self.target)
            params.append(param)
        new call = relay.Call(call.op, params, call.attrs)
       if curr last:
            new call = subgraph end(new call, self.target)
        return new call
```

#### **After Annotation**





## Comparison of Two Options

### Op-level annotation

- Simple and easy to implement
- One op per subgraph results in overhead 
   (working on an algorithm to merge annotated ops)

### Graph-level annotation

- High flexibility and allow multiple ops in a subgraph
- Relatively hard to implement















#### Relay IR

Graph Annotation with Your Annotator

**Graph Partitioning** 

Your Codegen

Serialized Subgraph Library LLVM, CUDA, Metal, VTA

Relay Runtime (VM, Graph Runtime, Interpreter)

Your Dispatcher

General Devices
(CPU/GPU/FPGA)

Target Device

### Mark supported operators or subgraphs

- Implement extern operator functions, OR
- 2. Implement a graph annotator

#### Partition the Relay IR graph

No user involvement



## **Graph Partitioning**

Use external functions to wrap annotated subgraphs



### What are not supported yet?

- Duplicated inputs optimization (e.g., reused parameters)
- Multiple outputs (e.g., batch normalization)
- Subgraph merging (e.g., conv2d + ReLU)













#### Relay IR

Graph Annotation with Your Annotator

**Graph Partitioning** 

Your Codegen

Serialized Subgraph Library LLVM, CUDA, Metal, VTA

Relay Runtime (VM, Graph Runtime, Interpreter)

Your Dispatcher

Target Device

General Devices (CPU/GPU/FPGA)

### Mark supported operators or subgraphs

- Implement extern operator functions, OR
- 2. Implement a graph annotator

#### Partition the Relay IR graph

No user involvement

#### Generate binary/library/engine for the subgraph

- Implement an IR visitor for codegen
- Implement the build logic



## Implement the Codegen

- Implement a codegen class to accept subgraphs and build binary/library/engine for runtime dispatching
- Codegen path: src/relay/backend/contrib/<your\_codegen\_name>/codegen.cc
- Flow overview















#### Relay IR

Graph Annotation with Your Annotator

**Graph Partitioning** 

Your Codegen

Serialized Subgraph Library LLVM, CUDA, Metal, VTA

Relay Runtime (VM, Graph Runtime, Interpreter)

Your Dispatcher

Target Device

General Devices (CPU/GPU/FPGA)

#### Mark supported operators or subgraphs

- Implement extern operator functions, OR
- 2. Implement a graph annotator

#### Partition the Relay IR graph

No user involvement

#### Generate binary/library/engine for the subgraph

- Implement an IR visitor for codegen
- Implement the build logic

#### Dispatch generated binary/library/engine in runtime

• Implement a runtime packed function



## Implement the Runtime Dispatcher

- Implement a TVM runtime module to dispatch the subgraph to the generated executable engine
- Runtime path: src/runtime/contrib/<your\_codegen\_name>/<your\_codegen\_name>.{h, cc}
- Overview





## Example: Dispatch Codegen Built Shared Library

```
runtime::PackedFunc DNNLModule::GetFunction(
 const std::string& name, const std::shared ptr<ModuleNode>& sptr to self) {
 if (name == "init") {
   return PackedFunc([sptr_to_self, this](TVMArgs args, TVMRetValue* rv) {
                                                                                    Load the built shared library
     this->Init(args[0]);
   });
 } else {
    std::string curr id = GetSubgraphID(name);
    return PackedFunc([sptr to self, curr id, this](TVMArgs args, TVMRetValue* rv) {
     auto out = reinterpret cast<float*>(args[args.size() - 1]>data);
                                                                                     Get the corresponding
     std::string encoded name = kDnnlPrefix + curr id;
     auto func s = reinterpret cast<DnnlSubgraphFunc>(GetSymbol(encoded name));
                                                                                     subgraph function
     DnnlPackedArgs packed args;
     packed args.data = reinterpret cast<void**>(malloc(sizeof(float*) *
args.size()));
     for (int i = 0; i < args.size() - 1; ++i) {</pre>
       runtime::NDArray arg = args[i];
       packed args.data[i] = reinterpret cast<float*>(arg->data);
                                                                  Execute the subgraph
      (*func s)(packed args, out); *rv = out;
});}}
```

### **Next Steps**











#### Relay IR

Graph Annotation with Your Annotator

**Graph Partitioning** 

Your Codegen

Serialized Subgraph Library LLVM, CUDA, Metal, VTA

Relay Runtime (VM, Graph Runtime, Interpreter)

Your Dispatcher

Target Device

General Devices (CPU/GPU/FPGA)

- Send PRs to the upstream
- Improve graph partitioning
- An algorithm to merge supported operators



### Thank You and Q&A

### **System Prototyping**

https://github.com/apache/incubator-tvm/pull/4258



#### **RFC**

https://discuss.tvm.ai/t/bring-your-own-codegen-to-tvm/4501





# Acknowledgement







